Interpolant strength V D’Silva, D Kroening, M Purandare, G Weissenbacher Verification, Model Checking, and Abstract Interpretation: 11th …, 2010 | 130 | 2010 |
Mutation-based test case generation for simulink models A Brillout, N He, M Mazzucchi, D Kroening, M Purandare, P Rümmer, ... International Symposium on Formal Methods for Components and Objects, 208-227, 2009 | 96 | 2009 |
Vacuum cleaning CTL formulae M Purandare, F Somenzi Computer Aided Verification: 14th International Conference, CAV 2002 …, 2002 | 74 | 2002 |
Dos and don'ts of CTL state coverage estimation N Jayakumar, M Purandare, F Somenzi Proceedings of the 40th annual Design Automation Conference, 292-295, 2003 | 52 | 2003 |
Formal techniques for effective co-verification of hardware/software co-designs R Mukherjee, M Purandare, R Polig, D Kroening Proceedings of the 54th Annual Design Automation Conference 2017, 1-6, 2017 | 46 | 2017 |
Approximation refinement for interpolation-based model checking V D’Silva, M Purandare, D Kroening Verification, Model Checking, and Abstract Interpretation: 9th International …, 2008 | 23 | 2008 |
Coverage in interpolation-based model checking H Chockler, D Kroening, M Purandare Proceedings of the 47th Design Automation Conference, 182-187, 2010 | 19 | 2010 |
Deep neural network on field-programmable gate array M Purandare, D Diamantopoulos, R Polig US Patent 11,907,828, 2024 | 18 | 2024 |
Ebmc D Kroening, M Purandare | 14 | |
Ebmc: The enhanced bounded model checker D Kroening, M Purandare Accessed, 2019 | 9 | 2019 |
Method for verifying hardware/software co-designs M Purandare US Patent 9,996,637, 2018 | 9 | 2018 |
Accelerated analysis of Boolean gene regulatory networks M Purandare, R Polig, C Hagleitner 2017 27th International Conference on Field Programmable Logic and …, 2017 | 9 | 2017 |
Acceleration-as-a-µservice: A cloud-native monte-carlo option pricing engine on cpus, gpus and disaggregated fpgas D Diamantopoulos, R Polig, B Ringlein, M Purandare, B Weiss, ... 2021 IEEE 14th International Conference on Cloud Computing (CLOUD), 726-729, 2021 | 8 | 2021 |
Agile autotuning of a transprecision tensor accelerator overlay for TVM compiler stack D Diamantopoulos, B Ringlein, M Purandare, G Singh, C Hagleitner 2020 30th International Conference on Field-Programmable Logic and …, 2020 | 8 | 2020 |
Strengthening properties using abstraction refinement M Purandare, T Wahl, D Kroening 2009 Design, Automation & Test in Europe Conference & Exhibition, 1692-1697, 2009 | 8 | 2009 |
Fpga accelerated analysis of boolean gene regulatory networks M Manica, R Polig, M Purandare, R Mathis, C Hagleitner, MR Martinez IEEE/ACM Transactions on Computational Biology and Bioinformatics 17 (6 …, 2019 | 7 | 2019 |
Computing mutation coverage in interpolation-based model checking H Chockler, D Kroening, M Purandare IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2012 | 5 | 2012 |
Restructuring resolution refutations for interpolation V D’Silva, D Kroening, M Purandare, G Weissenbacher Technical Report, 2008 | 5 | 2008 |
System and method for emulating a logic circuit design using programmable logic devices M Desai, M Purandare, H Sharma, S Patkar US Patent App. 11/207,559, 2006 | 5 | 2006 |
Learning framework for software-hardware model generation and verification R Mukherjee, R Polig, M Purandare US Patent 10,970,449, 2021 | 4 | 2021 |