متابعة
Atsushi Matsuo
Atsushi Matsuo
IBM Research
بريد إلكتروني تم التحقق منه على jp.ibm.com
عنوان
عدد مرات الاقتباسات
عدد مرات الاقتباسات
السنة
Optimization of quantum circuit mapping using gate transformation and commutation
T Itoko, R Raymond, T Imamichi, A Matsuo
Integration 70, 43-50, 2020
1292020
Quantum circuit compilers using gate commutation rules
T Itoko, R Raymond, T Imamichi, A Matsuo, AW Cross
Proceedings of the 24th Asia and South Pacific Design Automation Conference …, 2019
542019
Changing the gate order for optimal LNN conversion
A Matsuo, S Yamashita
Reversible Computation: Third International Workshop, RC 2011, Gent, Belgium …, 2012
482012
Reducing the overhead of mapping quantum circuits to IBM Q system
A Matsuo, W Hattori, S Yamashita
2019 IEEE International Symposium on Circuits and Systems (ISCAS), 1-5, 2019
362019
Quantum machine learning on near-term quantum devices: Current state of supervised and unsupervised techniques for real-world applications
Y Gujju, A Matsuo, R Raymond
Physical Review Applied 21 (6), 067001, 2024
302024
An efficient method for quantum circuit placement problem on a 2-D grid
A Matsuo, S Yamashita
Reversible Computation: 11th International Conference, RC 2019, Lausanne …, 2019
152019
A SAT approach to the initial mapping problem in SWAP gate insertion for commuting gates
A Matsuo, S Yamashita, DJ Egger
IEICE Transactions on Fundamentals of Electronics, Communications and …, 2023
142023
Problem-specific Parameterized Quantum Circuits of the VQE Algorithm for Optimization Problems
SY Atsushi Matsuo, Yudai Suzuki
arXiv preprint arXiv:2006.05643, 2020
112020
Automatic generation of Ising Hamiltonians for solving optimization problems in quantum computing
A Matsuo, T Imamichi, M Pistoia
US Patent 11,620,534, 2023
82023
Enhancing VQE Convergence for Optimization Problems with Problem-Specific Parameterized Quantum Circuits
A Matsuo, Y Suzuki, I Hamamura, S Yamashita
IEICE TRANSACTIONS on Information and Systems 106 (11), 1772-1782, 2023
72023
System and method for handling inequality constraints in mixed binary optimization on quantum computers
S Woerner, DJ Egger, JR Glick, T Imamichi, A Matsuo
US Patent 11,651,264, 2023
62023
Mapping logical qubits on a quantum circuit
T Itoko, A Matsuo
US Patent 11,010,518, 2021
32021
An Efficient Method to Decompose and Map MPMCT Gates That Accounts for Qubit Placement
A Matsuo, W Hattori, S Yamashita
IEICE Transactions on Fundamentals of Electronics, Communications and …, 2023
22023
Dynamical decomposition and mapping of mpmct gates to nearest neighbor architectures
A Matsuo, W Hattori, S Yamashita
Proceedings of the 26th Asia and South Pacific Design Automation Conference …, 2021
12021
Mapping logical qubits on a quantum circuit
T Itoko, A Matsuo
US Patent 10,657,304, 2020
12020
Utilizing Don't-Cares to Minimize CNOTs in Synthesizing NNA Compliant Quantum Circuits
D Clarino, K Seino, A Matsuo, S Yamashita
2024 IEEE International Conference on Quantum Computing and Engineering (QCE …, 2024
2024
Optimization for Gaussian Elimination-Based NNA-Compliant Circuit Synthesis Method by Inserting CN OT Gates
Z Qi, A Matsuo, S Yamashita
2024 IEEE International Conference on Quantum Computing and Engineering (QCE …, 2024
2024
Leveraging Different Boolean Function Decompositions to Reduce T-Count in LUT-based Quantum Circuit Synthesis
D CLARINO, N ASADA, A MATSUO, S YAMASHITA
IEICE Transactions on Information and Systems, 2024
2024
Variational Quantum Eigensolver and Its Applications
A Matsuo
International Conference on Reversible Computation, 22-41, 2021
2021
Fault-Tolerant Design with Less Overhead than DMR
A Matsuo, S Yamashita
IEICE Technical Report; IEICE Tech. Rep. 113 (320), 33-37, 2013
2013
يتعذر على النظام إجراء العملية في الوقت الحالي. عاود المحاولة لاحقًا.
مقالات 1–20