Folgen
Dr. Manisha Pattanaik
Dr. Manisha Pattanaik
Professor, ABV-IIITM Gwalior (INDIA)
Bestätigte E-Mail-Adresse bei iiitm.ac.in
Titel
Zitiert von
Zitiert von
Jahr
Clock gating based energy efficient ALU design and implementation on FPGA
B Pandey, J Yadav, M Pattanaik, N Rajoria
2013 International Conference on energy efficient technologies for …, 2013
1152013
ONOFIC approach: low power high speed nanoscale VLSI circuits design
VK Sharma, M Pattanaik, B Raj
International Journal of Electronics 101 (1), 61-73, 2014
1022014
INDEP approach for leakage reduction in nanoscale CMOS circuits
VK Sharma, M Pattanaik, B Raj
International Journal of Electronics 102 (2), 200-215, 2015
1002015
PVT variations aware low leakage INDEP approach for nanoscale CMOS circuits
VK Sharma, M Pattanaik, B Raj
Microelectronics reliability 54 (1), 90-99, 2014
772014
Static noise margin analysis of various SRAM topologies
S Birla, RK Singh, M Pattnaik
International Journal of Engineering and Technology 3 (3), 304, 2011
732011
Forward body biased multimode multi-threshold CMOS technique for ground bounce noise reduction in static CMOS adders
S Sharma, A Kumar, M Pattanaik, B Raj
International Journal of Information and Electronics Engineering 3 (3), 567-572, 2013
522013
Device and circuit design challenges for low leakage SRAM for ultra low power applications
S Birla, NK Shukla, M Pattanaik, RK Singh
Canadian Journal on Electrical & Electronics Engineering 1 (7), 156-167, 2010
492010
Clock gating aware low power ALU design and implementation on FPGA
B Pandey, M Pattanaik
International Journal of Future Computer and Communication 2 (5), 461, 2013
482013
Diode based trimode multi-threshold CMOS technique for ground bounce noise reduction in static CMOS adders
M Pattanaik, B Raj, S Sharma, A Kumar
Advanced materials research 548, 885-889, 2012
482012
Histogram statistics based variance controlled adaptive threshold in anisotropic diffusion for low contrast image enhancement
KV Arya, M Pattanaik
Signal Processing 93 (6), 1684-1693, 2013
462013
Simulation study of hetero dielectric tri material gate tunnel FET based common source amplifier circuit
U Dutta, MK Soni, M Pattanaik
AEU-International Journal of Electronics and Communications 99, 258-263, 2019
422019
Advancement in Nanoscale CMOS Device Design En Route to Ultra‐Low‐Power Applications
S Dhar, M Pattanaik, P Rajaram
VLSI Design 2011 (1), 178516, 2011
422011
Clock gated low power sequential circuit design
MP Dev, D Baghel, B Pandey, M Pattanaik, A Shukla
2013 IEEE Conference on Information & Communication Technologies, 440-444, 2013
402013
VLSI scaling methods and low power CMOS buffer circuit
VK Sharma, M Pattanaik
Journal of Semiconductors 34 (9), 095001, 2013
392013
Design and analysis of a novel low-power SRAM bit-cell structure at deep-sub-micron CMOS technology for mobile multimedia applications
NK Shukla, RK Singh, M Pattanaik
International Journal of Advanced, 2011
392011
Edge preservation of impulse noise filtered images by improved anisotropic diffusion
NU Khan, KV Arya, M Pattanaik
Multimedia tools and applications 73, 573-597, 2014
382014
Leakage current ONOFIC approach for deep submicron VLSI circuit design
VK Sharma, M Pattanaik, B Raj
International Journal of Electrical, Computer, Electronics and Communication …, 2013
382013
Analysis and reduction of ground bounce noise and leakage current during mode transition of stacking power gating logic circuits
R Bhanuprakash, M Pattanaik, SS Rajput, K Mazumdar
TENCON 2009-2009 IEEE Region 10 Conference, 1-6, 2009
372009
Implementation of Boolean and arithmetic functions with 8T SRAM cell for in-memory computation
AK Rajput, M Pattanaik
2020 International Conference for Emerging Technology (INCET), 1-5, 2020
352020
Drive strength and LVCMOS based dynamic power reduction of ALU on FPGA
B Pandey, M Kumar, N Robert, M Pattanaik
Lecture Notes on Information Theory (LNIT) 1 (1), 2013
332013
Das System kann den Vorgang jetzt nicht ausführen. Versuchen Sie es später erneut.
Artikel 1–20