עקוב אחר
Md Hasan Raza Ansari
Md Hasan Raza Ansari
כתובת אימייל מאומתת בדומיין kaust.edu.sa
כותרת
צוטט על ידי
צוטט על ידי
שנה
Recent advances in electrical doping of 2D semiconductor materials: Methods, analyses, and applications
H Yoo, K Heo, MHR Ansari, S Cho
Nanomaterials 11 (4), 832, 2021
742021
Double-gate junctionless 1T DRAM with physical barriers for retention improvement
MHR Ansari, N Navlakha, JY Lee, S Cho
IEEE Transactions on Electron Devices 67 (4), 1471-1479, 2020
352020
Doping dependent assessment of accumulation mode and junctionless FET for 1T DRAM
MHR Ansari, N Navlakha, JT Lin, A Kranti
IEEE Transactions on Electron Devices 65 (3), 1205-1210, 2018
322018
Performance improvement of 1T DRAM by raised source and drain engineering
MHR Ansari, S Cho
IEEE Transactions on Electron Devices 68 (4), 1577-1584, 2021
272021
1T-DRAM with shell-doped architecture
MHR Ansari, N Navlakha, JT Lin, A Kranti
IEEE Transactions on Electron Devices 66 (1), 428-435, 2018
262018
Threshold-variation-tolerant coupling-gate α-IGZO synaptic transistor for more reliably controllable hardware neuromorphic system
D Kang, JT Jang, S Park, MHR Ansari, JH Bae, SJ Choi, DM Kim, C Kim, ...
IEEE Access 9, 59345-59352, 2021
212021
Core-shell dual-gate nanowire charge-trap memory for synaptic operations for neuromorphic applications
MHR Ansari, UM Kannan, S Cho
Nanomaterials 11 (7), 1773, 2021
202021
A more hardware-oriented spiking neural network based on leading memory technology and its application with reinforcement learning
MH Kim, S Hwang, S Bang, TH Kim, DK Lee, MHR Ansari, S Cho, ...
IEEE Transactions on Electron Devices 68 (9), 4411-4417, 2021
152021
Capacitorless 2T-DRAM for higher retention time and sense margin
MHR Ansari, J Singh
IEEE Transactions on Electron Devices 67 (3), 902-906, 2020
152020
Core-shell dual-gate nanowire memory as a synaptic device for neuromorphic application
MHR Ansari, S Cho, JH Lee, BG Park
IEEE Journal of the Electron Devices Society 9, 1282-1289, 2021
142021
High Retention With -Oxide- Junctionless Architecture for 1T DRAM
MHR Ansari, N Navlakha, JT Lin, A Kranti
IEEE Transactions on Electron Devices 65 (7), 2797-2803, 2018
132018
IEEE Trans. Electron Devices
MHR Ansari, M Rais-Zadeh
IEEE Trans. Electron Devices 65 (3), 1205-1210, 2018
122018
Vertically stacked nanosheet FET: Charge-trapping memory and synapse with linear weight adjustability for neuromorphic computing applications
MHR Ansari, H Li, N El-Atab
IEEE Transactions on Electron Devices 70 (3), 1344-1350, 2023
102023
Core-shell dual-gate nanowire synaptic transistor with short/long-term plasticity
MHR Ansari, D Kim, S Cho, JH Lee, BG Park
2021 5th IEEE Electron Devices Technology & Manufacturing Conference (EDTM), 1-3, 2021
62021
Performance assessment of TFET architectures as 1T-DRAM
N Navlakha, MHR Ansari, JT Lin, A Kranti
2018 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference …, 2018
42018
Ultra thin finger-like source region-based TFET: Temperature sensor
P Singh, A Raman, DS Yadav, N Kumar, A Dixit, MDHR Ansari
IEEE Sensors Letters, 2024
32024
Efficient Implementation of Boolean Logic Functions Using Double Gate Charge-Trapping Memory for In-Memory Computing
MHR Ansari, N El-Atab
IEEE Transactions on Electron Devices 71 (3), 1879-1885, 2024
32024
Reliability improvement of 1T DRAM based on feedback transistor by using local partial insulators
D Jang, MHR Ansari, G Kim, S Cho, IH Cho
Japanese Journal of Applied Physics 60 (10), 104002, 2021
32021
Nano-scale charge trapping memory based on two-dimensional conjugated microporous polymer
A Rezk, MHR Ansari, KC Ranjeesh, S Gaber, D Kumar, A Merhi, ...
Scientific Reports 13 (1), 18845, 2023
22023
Silicon nanowire charge trapping memory for energy-efficient neuromorphic computing
MHR Ansari, UM Kannan, N El-Atab
IEEE Transactions on Nanotechnology 22, 409-416, 2023
22023
המערכת אינה יכולה לבצע את הפעולה כעת. נסה שוב מאוחר יותר.
מאמרים 1–20