Pin: building customized program analysis tools with dynamic instrumentation CK Luk, R Cohn, R Muth, H Patil, A Klauser, G Lowney, S Wallace, ... Acm sigplan notices 40 (6), 190-200, 2005 | 5815 | 2005 |
Warp: an integrated solution of high-speed parallel computing S Borkar, R Cohn, G Cox, S Gleason, T Gross, HT Kung, M Lam, B Moore, ... Conference on High Performance Networking and Computing: Proceedings of the …, 1988 | 751* | 1988 |
Pinpointing representative portions of large intel® itanium® programs with dynamic instrumentation H Patil, R Cohn, M Charney, R Kapoor, A Sun, A Karunanidhi 37th International Symposium on Microarchitecture (MICRO-37'04), 81-92, 2004 | 442 | 2004 |
CMP $ im: A Pin-based on-the-fly multi-core cache simulator A Jaleel, RS Cohn, CK Luk, B Jacob Proceedings of the Fourth Annual Workshop on Modeling, Benchmarking and …, 2008 | 240 | 2008 |
Pin: a binary instrumentation tool for computer architecture research and education VJ Reddi, A Settle, DA Connors, RS Cohn Proceedings of the 2004 workshop on Computer architecture education: held in …, 2004 | 238 | 2004 |
Analyzing parallel programs with pin M Bach, M Charney, R Cohn, E Demikhovsky, T Devor, K Hazelwood, ... Computer 43 (3), 34-41, 2010 | 158 | 2010 |
Spike: An optimizer for Alpha/NT executables R Cohn, D Goodwin, PG Lowney, N Rubin USENIX Windows NT Workshop, 17-24, 1997 | 110 | 1997 |
Code layout optimizations for transaction processing workloads A Ramirez, LA Barroso, K Gharachorloo, R Cohn, J Larriba-Pey, ... ACM SIGARCH Computer Architecture News 29 (2), 155-164, 2001 | 101 | 2001 |
Hot cold optimization of large Windows/NT applications R Cohn, PG Lowney Proceedings of the 29th Annual IEEE/ACM International Symposium on …, 1996 | 95 | 1996 |
User transparent mechanism for profile feedback optimization DW Goodwin, RS Cohn, PG Lowney, N Rubin US Patent 6,158,049, 2000 | 93 | 2000 |
Optimizing alpha executables on windows nt with spike RS Cohn, DW Goodwin, PG Lowney, N Rubin Digital Technical Journal 9, 3-20, 1997 | 92 | 1997 |
Automatic logging of operating system effects to guide application-level architecture simulation S Narayanasamy, C Pereira, H Patil, R Cohn, B Calder Proceedings of the joint international conference on Measurement and …, 2006 | 86 | 2006 |
Ispike: a post-link optimizer for the intel/spl reg/itanium/spl reg/architecture CK Luk, R Muth, H Patil, R Cohn, G Lowney International Symposium on Code Generation and Optimization, 2004. CGO 2004 …, 2004 | 86 | 2004 |
Architecture and compiler tradeoffs for a long instruction wordprocessor R Cohn, T Gross, M Lam Proceedings of the third international conference on Architectural support …, 1989 | 77 | 1989 |
Analyzing dynamic binary instrumentation overhead GR Uh, R Cohn, B Yadavalli, R Peri, R Ayyagari | 71 | 2007 |
VPC prediction: reducing the cost of indirect branches via hardware-based dynamic devirtualization H Kim, JA Joao, O Mutlu, CJ Lee, YN Patt, R Cohn ACM SIGARCH Computer Architecture News 35 (2), 424-435, 2007 | 65 | 2007 |
Software mechanism for reducing exceptions generated by speculatively scheduled instructions R Cohn, MC Adler, PG Lowney US Patent 5,901,308, 1999 | 62 | 1999 |
Dynamic program analysis of microsoft windows applications A Skaletsky, T Devor, N Chachmon, R Cohn, K Hazelwood, V Vladimirov, ... 2010 IEEE International Symposium on Performance Analysis of Systems …, 2010 | 61 | 2010 |
Profile-guided post-link stride prefetching CK Luk, R Muth, H Patil, R Weiss, PG Lowney, R Cohn Proceedings of the 16th international conference on Supercomputing, 167-178, 2002 | 55 | 2002 |
Feedback directed optimization in Compaq’s compilation tools for Alpha R Cohn, PG Lowney 2nd ACM Workshop on Feedback-Directed Optimization (FDO), 1999 | 53 | 1999 |