IP core steganography for protecting DSP kernels used in CE systems A Sengupta, M Rathor IEEE Transactions on Consumer Electronics 65 (4), 506-515, 2019 | 55 | 2019 |
Securing hardware accelerators for CE systems using biometric fingerprinting A Sengupta, M Rathor IEEE Transactions on Very Large Scale Integration (VLSI) Systems 28 (9 …, 2020 | 39 | 2020 |
IP core steganography using switch based key-driven hash-chaining and encoding for securing DSP kernels used in CE systems M Rathor, A Sengupta IEEE Transactions on Consumer Electronics 66 (3), 251-260, 2020 | 37 | 2020 |
Facial biometric for securing hardware accelerators A Sengupta, M Rathor IEEE Transactions on Very Large Scale Integration (VLSI) Systems 29 (1), 112-123, 2020 | 30 | 2020 |
Enhanced security of DSP circuits using multi-key based structural obfuscation and physical-level watermarking for consumer electronics systems A Sengupta, M Rathor IEEE Transactions on Consumer Electronics 66 (2), 163-172, 2020 | 28 | 2020 |
Structural obfuscation and crypto-steganography-based secured JPEG compression hardware for medical imaging systems A Sengupta, M Rathor IEEE Access 8, 6543-6565, 2020 | 28 | 2020 |
Crypto-based dual-phase hardware steganography for securing IP cores A Sengupta, M Rathor IEEE Letters of the Computer Society 2 (4), 32-35, 2019 | 22 | 2019 |
Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores M Rathor, A Anshul, K Bharath, R Chaurasia, A Sengupta Computers and Electrical Engineering 105, 108476, 2023 | 12 | 2023 |
Protecting DSP kernels using robust hologram-based obfuscation A Sengupta, M Rathor IEEE Transactions on Consumer Electronics 65 (1), 99-108, 2018 | 12 | 2018 |
Exploring handwritten signature image features for hardware security M Rathor, A Sengupta, R Chaurasia, A Anshul IEEE Transactions on Dependable and Secure Computing 20 (5), 3687-3698, 2022 | 10 | 2022 |
Obfuscated hardware accelerators for image processing filters—Application specific and functionally reconfigurable processors A Sengupta, M Rathor IEEE Transactions on Consumer Electronics 66 (4), 386-395, 2020 | 10 | 2020 |
Hard-sign: A hardware watermarking scheme using dated handwritten signature M Rathor, GP Rathor IEEE Design & Test 41 (2), 75-83, 2023 | 9 | 2023 |
Security of functionally obfuscated DSP core against removal attack using SHA-512 based key encryption hardware A Sengupta, M Rathor IEEE Access 7, 4598-4610, 2018 | 9 | 2018 |
Securing reusable ip cores using voice biometric based watermark M Rathor, A Anshul, A Sengupta IEEE Transactions on Dependable and Secure Computing 21 (4), 2735-2749, 2023 | 6 | 2023 |
HLS based IP protection of reusable cores using biometric fingerprint A Sengupta, M Rathor IEEE Letters of the Computer Society 3 (2), 42-45, 2020 | 5 | 2020 |
Robust logic locking for securing reusable DSP cores M Rathor, A Sengupta IEEE Access 7, 120052-120064, 2019 | 5 | 2019 |
Signature biometric based authentication of IP cores for secure electronic systems M Rathor, A Sengupta 2021 IEEE International Symposium on Smart Electronic Systems (iSES), 384-388, 2021 | 4 | 2021 |
Securing IP Cores in CE Systems using Key-driven Hash-chaining based Steganography M Rathor, P Sarkar, VK Mishra, A Sengupta 2020 IEEE 10th International Conference on Consumer Electronics (ICCE-Berlin …, 2020 | 4 | 2020 |
Design flow of secured N-point DFT application specific processor using obfuscation and steganography M Rathor, A Sengupta IEEE Letters of the Computer Society 3 (1), 13-16, 2020 | 4 | 2020 |
Revisiting black-hat HLS: A lightweight countermeasure to HLS-aided Trojan attack M Rathor, A Sengupta IEEE Embedded Systems Letters 16 (2), 170-173, 2023 | 3 | 2023 |