Sledovať
Skyler Windh
Skyler Windh
Systems Engineer, Micron Technology
Overená e-mailová adresa na: micron.com - Domovská stránka
Názov
Citované v
Citované v
Rok
High-level language tools for reconfigurable computing
S Windh, X Ma, RJ Halstead, P Budhkar, Z Luna, O Hussaini, WA Najjar
Proceedings of the IEEE 103 (3), 390-408, 2015
1012015
An open-source compiler and PCB synthesis tool for digital microfluidic biochips
D Grissom, C Curtis, S Windh, C Phung, N Kumar, Z Zimmerman, ...
INTEGRATION, the VLSI journal 51, 169-193, 2015
802015
FPGA-accelerated group-by aggregation using synchronizing caches
I Absalyamov, P Budhkar, S Windh, RJ Halstead, WA Najjar, VJ Tsotras
Proceedings of the 12th International Workshop on Data Management on New …, 2016
302016
Performance improvements and congestion reduction for routing-based synthesis for digital microfluidic biochips
S Windh, C Phung, DT Grissom, P Pop, P Brisk
IEEE Transactions on Computer-Aided Design of Integrated Circuits and …, 2016
282016
Reinforcement learning approach for mapping applications to dataflow-based coarse-grained reconfigurable array
AXM Chang, P Khopkar, B Romanous, A Chaurasia, P Estep, S Windh, ...
arXiv preprint arXiv:2205.13675, 2022
82022
CAMs as synchronizing caches for multithreaded irregular applications on FPGAs
S Windh, P Budhkar, WA Najjar
2015 IEEE/ACM International Conference on Computer-Aided Design (ICCAD), 331-336, 2015
82015
Accelerating in-memory database selections using latency masking hardware threads
P Budhkar, I Absalyamov, V Zois, S Windh, WA Najjar, VJ Tsotras
ACM Transactions on Architecture and Code Optimization (TACO) 16 (2), 1-28, 2019
62019
Debugging dataflow computer architectures
SA Windh, TM Brewer, P Estep
US Patent 11,507,493, 2022
52022
Mask field propagation among memory-compute tiles in a reconfigurable architecture
B Hornung, SA Windh
US Patent 11,782,725, 2023
42023
Dynamic decomposition and thread allocation
SA Windh, TM Brewer, P Estep
US Patent App. 17/465,021, 2022
32022
Efficient local locking for massively multithreaded in-memory hash-based operators
B Romanous, S Windh, I Absalyamov, P Budhkar, R Halstead, W Najjar, ...
The VLDB Journal 30 (3), 333-359, 2021
32021
Programming a coarse grained reconfigurable array through description of data flow graphs
SA Windh, AK Porterfield, DJ Vanesko, RP Meyer, PA Estep, B Romanous
US Patent 11,815,935, 2023
12023
Mechanism to trigger early termination of cooperating processes
P Estep, SA Windh, TM Brewer
US Patent 11,789,790, 2023
12023
Configure a Coarse Grained Reconfigurable Array to Execute Instructions of a Program of Data Flows
SA Windh, DJ Vanesko
US Patent App. 17/705,091, 2023
12023
Saturating local cache in memory-compute systems
SA Windh, R Meyer
US Patent 11,698,853, 2023
12023
Packing conditional branch operations
SA Windh, G Wang
US Patent 11,604,650, 2023
12023
Mechanism to trigger early termination of cooperating processes
P Estep, SA Windh, TM Brewer
US Patent 11,550,642, 2023
12023
Hashing, Caching, and Synchronization: Memory Techniques for Latency Masking Multithreaded Applications
SA Windh
University of California, Riverside, 2018
12018
Systems and methods for parallelizing loops that have loop-dependent variables
B Romanous, SA Windh, P Estep
US Patent App. 18/768,477, 2025
2025
Schedule Instructions of a Program of Data Flows for Execution in Tiles of a Coarse Grained Reconfigurable Array
AK Porterfield, SA Windh, B Romanous
US Patent App. 18/770,560, 2024
2024
Systém momentálne nemôže vykonať operáciu. Skúste to neskôr.
Články 1–20