Efficient approaches for designing reversible binary coded decimal adders AK Biswas, MM Hasan, AR Chowdhury, HMH Babu Microelectronics journal 39 (12), 1693-1703, 2008 | 186 | 2008 |
Synthesis of full-adder circuit using reversible logic HMH Babu, MR Islam, SMA Chowdhury, AR Chowdhury 17th International Conference on VLSI Design. Proceedings., 757-760, 2004 | 131 | 2004 |
Reversible logic synthesis for minimization of full-adder circuit HMH Babu, MR Islam, AR Chowdhury, SMA Chowdhury Euromicro Symposium on Digital System Design, 2003. Proceedings., 50-54, 2003 | 110 | 2003 |
Design of a compact reversible binary coded decimal adder circuit HMH Babu, AR Chowdhury Journal of systems architecture 52 (5), 272-282, 2006 | 85 | 2006 |
Design of a reversible binary coded decimal adder by using reversible 4-bit parallel adder HMH Babu, AR Chowdhury 18th International Conference on VLSI Design Held Jointly with 4th …, 2005 | 84 | 2005 |
Efficient design of shift registers using reversible logic NM Nayeem, MA Hossain, L Jamal, HMH Babu 2009 international conference on signal processing systems, 474-478, 2009 | 70 | 2009 |
Design of optimal reversible carry lookahead adder with optimal garbage and quantum cost L Jamal, M Shamsujjoha, HMH Babu International Journal of Engineering and Technology 2 (1), 44-50, 2012 | 56 | 2012 |
An efficient design of a reversible barrel shifter I Hashmi, HMH Babu 2010 23rd International Conference on VLSI Design, 93-98, 2010 | 52 | 2010 |
Efficient reversible montgomery multiplier and its application to hardware cryptography NM Nayeem, L Jamal, HMH Babu Journal of computer science 5 (1), 49, 2009 | 50 | 2009 |
Design of a compact reversible random access memory F Sharmin, MMA Polash, M Shamsujjoha, L Jamal, HMH Babu 4th IEEE International Conference on Computer Science and Information …, 2011 | 47 | 2011 |
A low power fault tolerant reversible decoder using mos transistors M Shamsujjoha, HMH Babu 2013 26th International Conference on VLSI Design and 2013 12th …, 2013 | 45 | 2013 |
Cost-efficient design of a quantum multiplier–accumulator unit HMH Babu Quantum Information Processing 16, 1-38, 2017 | 37 | 2017 |
Prevention of shoulder-surfing attacks using shifting condition using digraph substitution rules A Islam, F Othman, N Sakib, HMH Babu arXiv preprint arXiv:2305.06549, 2023 | 36 | 2023 |
A novel approach to design BCD adder and carry skip BCD adder AK Biswas, MM Hasan, M Hasan, AR Chowdhury, HMH Babu 21st international conference on VLSI design (VLSID 2008), 566-571, 2008 | 36 | 2008 |
Novel reversible division hardware NM Nayeem, A Hossain, M Haque, L Jamal, HMH Babu 2009 52nd IEEE International Midwest Symposium on Circuits and Systems, 1134 …, 2009 | 33 | 2009 |
BreastMultiNet: A multi-scale feature fusion method using deep neural network to detect breast cancer MM Rahman, MSI Khan, HMH Babu Array 16, 100256, 2022 | 29 | 2022 |
Chi2-MI: A hybrid feature selection based machine learning approach in diagnosis of chronic kidney disease SK Dey, KMM Uddin, HMH Babu, MM Rahman, A Howlader, KMA Uddin Intelligent Systems with Applications 16, 200144, 2022 | 28 | 2022 |
Approach to design a compact reversible low power binary comparator HM Hasan Babu, N Saleheen, L Jamal, SM Sarwar, T Sasao IET Computers & Digital Techniques 8 (3), 129-139, 2014 | 28 | 2014 |
Efficient approaches to design a reversible floating point divider L Jamal, HMH Babu 2013 IEEE International Symposium on Circuits and Systems (ISCAS), 3004-3007, 2013 | 28 | 2013 |
An efficient approach to design a reversible control unit of a processor L Jamal, MM Alam, HMH Babu Sustainable Computing: Informatics and Systems 3 (4), 286-294, 2013 | 26 | 2013 |