Turnitin
降AI改写
早检测系统
早降重系统
Turnitin-UK版
万方检测-期刊版
维普编辑部版
Grammarly检测
Paperpass检测
checkpass检测
PaperYY检测
Closely packed vertical transistors with reduced contact resistance
ABSTRACT A method of forming a semiconductor device and resulting structures having
closely packed vertical transistors with reduced contact resistance by forming a …
closely packed vertical transistors with reduced contact resistance by forming a …
Methods of forming a gate structure on a vertical transistor device
US9799751B1 - Methods of forming a gate structure on a vertical transistor device - Google
Patents US9799751B1 - Methods of forming a gate structure on a vertical transistor device …
Patents US9799751B1 - Methods of forming a gate structure on a vertical transistor device …
Fabrication of vertical fin field effect transistors having top air spacers and a self-aligned top junction
SUMMARY InaCCOrdance WithanembOdiment Ofthe preSentinvention, amethOd
Offabricatingadjacent Vertical finSwithtOp SOurce/drainS having anair Spacerand a Self …
Offabricatingadjacent Vertical finSwithtOp SOurce/drainS having anair Spacerand a Self …
Fabrication of a vertical fin field effect transistor having a consistent channel width
K Cheng, J Li - US Patent 9,837,405, 2017 - Google Patents
ABSTRACT A method of forming a vertical fin field effect transistor having a consistent
channel width, including forming one or more vertical fin (s) on the substrate, wherein the …
channel width, including forming one or more vertical fin (s) on the substrate, wherein the …
Vertical transport FET devices with uniform bottom spacer
US9799749B1 - Vertical transport FET devices with uniform bottom spacer - Google Patents
US9799749B1 - Vertical transport FET devices with uniform bottom spacer - Google Patents …
US9799749B1 - Vertical transport FET devices with uniform bottom spacer - Google Patents …
Methods of forming vertical transistor devices with different effective gate lengths
One illustrative method disclosed herein includes, among other things, forming first and
second vertically-oriented channel (VOC) semiconductor structures for, respectively, first and …
second vertically-oriented channel (VOC) semiconductor structures for, respectively, first and …
Method and structure of forming self-aligned rmg gate for vfet
H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating
or switching and having potential barriers; Capacitors or resistors having potential barriers …
or switching and having potential barriers; Capacitors or resistors having potential barriers …
Methods of forming vertical field effect transistors with self-aligned contacts and the resulting structures
Disclosed are methods wherein vertical field effect transistor (s)(VFET (s)) and isolation
region (s) are formed on a substrate. Each VFET includes a fin extending vertically between …
region (s) are formed on a substrate. Each VFET includes a fin extending vertically between …
Vertical transistor contact for cross-coupling in a memory cell
6,137,129 A 10/2000 Bertin et al. 6,759,699 B1 7/2004 Chi 7,138,685 B2 11/2006 Hsu et al.
7,678,658 B2 3/2010 Yang et al. 8,035,170 B2 10/2011 Inaba 8,169,030 B2 5/2012 …
7,678,658 B2 3/2010 Yang et al. 8,035,170 B2 10/2011 Inaba 8,169,030 B2 5/2012 …
Air gap adjacent a bottom source/drain region of vertical transistor device
One illustrative method disclosed herein includes, among other things, forming an initial
bottom spacer above a semiconductor substrate and adjacent a vertically-oriented channel …
bottom spacer above a semiconductor substrate and adjacent a vertically-oriented channel …